## PROFET™ + 24V ## BTT6035-1ERL Smart High-Side Power Switch Single Channel, 35 $m\Omega$ | Package | PG-TDSO-14 | |---------|------------| | Marking | 6035-1ERL | ## 1 Overview ## **Potential applications** - Suitable for resistive, inductive and capacitive loads - Replaces electromechanical relays, fuses and discrete circuits - Suitable for driving electronic loads (e.g. radar, camera modules) - Suitable for 12 V and 24 V truck and transportation system - · Protection of system supply - Main switch for ECU power supply **Application Diagram with BTT6035-1ERL** # PROFET™ + 24V # BTT6035-1ERL ## Overview ## **Basic Features** - Adjustable current limitation with OCT-pin - One channel device - Very low stand-by current - 3.3 V and 5 V compatible logic inputs - Electrostatic discharge protection (ESD) - Optimized electromagnetic compatibility - Logic ground independent from load ground - Very low power DMOS leakage current in OFF state - Green product (RoHS compliant) and AEC qualified ## **Description** The BTT6035-1ERL is a 35 mΩ single channel Smart High-Side Power Switch, embedded in a PG-TDSO-14, Exposed Pad package, providing protective functions and diagnosis. The power transistor is built by an N-channel vertical power MOSFET with charge pump. The device offers an adjustable current limitation to offer higher reliability for protecting the system. Table 1 **Product Summary** | Parameter | Symbol | Value | |----------------------------------------------------|---------------------|-------------------| | Nominal operating voltage range | $V_{NOM}$ | 8 V 36 V | | Maximum supply voltage | $V_{S(LD)}$ | 65 V | | Maximum ON state resistance at $T_J = 150$ °C | $R_{\rm DS(ON)}$ | 70 mΩ | | Nominal load current | I <sub>L(NOM)</sub> | 5 A | | Typical current sense ratio | k <sub>ILIS</sub> | 1910 | | Adjustable current limitation | I <sub>LIM</sub> | 3.08 A to 13.15 A | | Maximum standby current with load at $T_J = 25$ °C | I <sub>S(OFF)</sub> | 0.5 μΑ | ## **Diagnostic Functions** - Proportional load current sense - Open load in ON and OFF - Short circuit to battery and ground - Overtemperature, Stable diagnostic signal during short circuit - Enhanced $k_{\text{ILIS}}$ dependency with temperature and load current ## **Protection Functions** - Stable behavior during undervoltage - Reverse polarity protection with external components - Secure load turn-off during loss of logic ground with external components - Overtemperature protection with latch - Overvoltage protection with external components - Enhanced short circuit operation ## 2 Block Diagram Figure 1 Block Diagram for the BTT6035-1ERL ## **Pin Configuration** ## 3 Pin Configuration ## 3.1 Pin Assignment Figure 2 Pin Configuration PG-TDSO-14 ## 3.2 Pin Definitions and Functions **Table 2** Pin Definitions and Functions | Pin | Symbol | Function | |--------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cooling Tab | VS | Voltage supply; Battery voltage | | 1, 2, 8, 9, 13, 14 | NC | Not connected; No internal connection to the chip | | 3 | GND | Ground; Ground connection | | 4 | IN | Input channel; Input signal for channel activation | | 5 | DEN | <b>Diagnostic enable;</b> Digital signal to enable/disable the diagnosis of the device | | 6 | IS | Sense; Sense current of the selected channel | | 7 | ОСТ | <b>Adjustable overcurrent threshold</b> ; A resistor $R_{OCT}$ needs to be connected between OCT pin and GND pin to adjust the overcurrent threshold. $R_{OCT}$ resistor must be placed close to the OCT pin | | 10, 11, 12 | OUT | <b>Output;</b> Protected high side power output channel <sup>1)</sup> | <sup>1)</sup> All output pins must be connected together on the PCB. All pins of the output are internally connected together. PCB traces have to be designed to withstand the maximum current which can flow. ## **Pin Configuration** ## 3.3 Voltage and Current Definition Figure 3 shows all terms used in this data sheet, with associated convention for positive values. Figure 3 Voltage and Current Definition ## **General Product Characteristics** #### **General Product Characteristics** 4 #### **Absolute Maximum Ratings** 4.1 Absolute Maximum Ratings<sup>1)</sup> $T_{\rm J}$ = -40°C to +150°C; (unless otherwise specified) | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |---------------------------------------------|----------------------|------------------------------------------------|-------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | | | | Supply Voltages | | <u>, </u> | | | " | , | | | Supply voltage | $V_{S}$ | -0.3 | _ | 48 | V | _ | P_4.1.1 | | Reverse polarity voltage | -V <sub>S(REV)</sub> | 0 | - | 28 | V | $t < 2 \text{ min}$ $T_A = 25^{\circ}\text{C}$ $R_L \ge 12 \Omega$ $R_{\text{GND}} = 150 \Omega$ | P_4.1.2 | | Supply voltage for short circuit protection | V <sub>BAT(SC)</sub> | 0 | _ | 36 | V | $R_{\text{ECU}} = 20 \text{ m}\Omega$<br>$R_{\text{Cable}} = 16 \text{ m}\Omega/\text{m}$<br>$L_{\text{Cable}} = 1 \mu\text{H/m},$<br>l = 0 or 40 m<br>See <b>Chapter 6</b><br>and <b>Figure 28</b> | P_4.1.3 | | Supply voltage for Load dump protection | $V_{S(LD)}$ | - | - | 65 | V | $^{2)} R_{I} = 2 \Omega$<br>$R_{L} = 12 \Omega$ | P_4.1.12 | | Input Pins | | | | | | | | | Voltage at INPUT pin | V <sub>IN</sub> | -0.3 | - | 6<br>7 | V | -<br>t < 2 min | P_4.1.13 | | Current through INPUT pin | I <sub>IN</sub> | -2 | _ | 2 | mA | _ | P_4.1.14 | | Voltage at DEN pin | $V_{DEN}$ | -0.3 | - | 6<br>7 | V | -<br>t < 2 min | P_4.1.15 | | Current through DEN pin | I <sub>DEN</sub> | -2 | _ | 2 | mA | _ | P_4.1.16 | | OCT Pin | * | 1 | | <u> </u> | - 1 | 1 | | | Voltage at OCT pin | $V_{\text{OCT}}$ | -0.3 | _ | $V_{S}$ | V | _ | P_4.1.5 | | Current through OCT pin | I <sub>OCT</sub> | -2 | _ | 2 | mA | _ | P_4.1.6 | | Sense Pin | • | • | | | - | | | | Voltage at IS pin | V <sub>IS</sub> | -0.3 | _ | $V_{S}$ | ٧ | _ | P_4.1.19 | | Current through IS pin | I <sub>IS</sub> | -25 | _ | 50 | mA | _ | P_4.1.20 | # PROFET™ + 24V ## BTT6035-1ERL ## **General Product Characteristics** #### Absolute Maximum Ratings<sup>1)</sup> (cont'd) Table 3 $T_1 = -40$ °C to +150°C; (unless otherwise specified) | Parameter | Symbol Value | | Value | s | Unit | it Note or | Number | |--------------------------------------------------------|------------------|------|-------|---------------------|------|-----------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Power Stage | | | | | | | | | Load current | <i>I</i> L | _ | - | I <sub>L(LIM)</sub> | Α | - | P_4.1.21 | | Power dissipation (DC) | P <sub>TOT</sub> | - | _ | 1.6 | W | T = 85°C<br>T <sub>J</sub> < 150°C | P_4.1.22 | | Maximum energy<br>dissipation Single pulse | E <sub>AS</sub> | - | - | 92 | mJ | $I_{L(0)} = 5 \text{ A}$ $T_{J(0)} = 150 ^{\circ}\text{C}$ $V_{S} = 28 \text{ V}$ | P_4.1.23 | | Voltage at power transistor | $V_{ m DS}$ | _ | _ | 65 | V | _ | P_4.1.26 | | Current | | | · | · | | | | | Current through ground pin | I <sub>GND</sub> | -20 | _ | 20 | mA | - | P_4.1.27 | | | | -200 | | 20 | | <i>t</i> < 2 min | | | Temperature | | | | | | | | | Junction temperature | $T_{J}$ | -40 | _ | 150 | °C | - | P_4.1.28 | | Storage temperature | $T_{STG}$ | -55 | _ | 150 | °C | - | P_4.1.30 | | ESD Susceptibility | | | · | · | | | | | ESD susceptibility (all pins) | $V_{ESD}$ | -2 | - | 2 | kV | <sup>3)</sup> HBM | P_4.1.31 | | ESD susceptibility OUT Pin<br>vs. GND and VS connected | V <sub>ESD</sub> | -4 | - | 4 | kV | <sup>3)</sup> HBM | P_4.1.32 | | ESD susceptibility | $V_{ESD}$ | -500 | _ | 500 | V | <sup>4)</sup> CDM | P_4.1.33 | | ESD susceptibility pin (corner pins) | V <sub>ESD</sub> | -750 | - | 750 | V | <sup>4)</sup> CDM | P_4.1.34 | - 1) Not subject to production test. Specified by design - 2) $V_{S(LD)}$ is setup without the DUT connected to the generator per ISO 7637-1 - 3) ESD susceptibility, Human Body Model "HBM" according to AEC Q100-002 - 4) ESD susceptibility, Charged Device Model "CDM" according to AEC Q100-011 ## **Notes** - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. ## BTT6035-1ERL ## **General Product Characteristics** #### **Functional Range** 4.2 Functional Range $T_J$ = -40°C to +150°C; (unless otherwise specified) Table 4 | Parameter | Symbol | Values | | | Unit | Note or | Number | |---------------------------------------------------------------|-------------------------|--------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Nominal operating voltage | $V_{NOM}$ | 8 | 28 | 36 | V | - | P_4.2.1 | | Extended operating voltage | $V_{S(OP)}$ | 5 | - | 48 | V | $^{2)}$ $V_{IN} = 4.5 \text{ V}$<br>$R_{L} = 12 \Omega$<br>$V_{DS} < 0.5 \text{ V}$<br>See <b>Figure 15</b> | P_4.2.2 | | Minimum functional supply<br>voltage | V <sub>S(OP)_MIN</sub> | 3.8 | 4.3 | 5 | V | <sup>1)</sup> $V_{IN}$ = 4.5 V<br>$R_{L}$ = 12 Ω<br>From $I_{OUT}$ = 0 A<br>to $V_{DS}$ < 0.5 V;<br>See <b>Figure 15</b> | P_4.2.3 | | Undervoltage shutdown | V <sub>S(UV)</sub> | 2.5 | 3.5 | 4.1 | V | 1) $V_{IN} = 4.5 \text{ V}$<br>$V_{DEN} = 0 \text{ V}$<br>$R_L = 12 \Omega$<br>From $V_{DS} < 1 \text{ V}$<br>to $I_{OUT} = 0 \text{ A}$<br>See <b>Figure 15</b> | P_4.2.4 | | Undervoltage shutdown<br>hysteresis | V <sub>S(UV)_HYS</sub> | - | 850 | - | mV | 2) _ | P_4.2.13 | | Operating current channel active | I <sub>GND</sub> | _ | 2.5 | 3.5 | mA | $V_{IN} = 5.5 \text{ V}$<br>$V_{DEN} = 5.5 \text{ V}$<br>Device in $R_{DS(ON)}$<br>$V_S = 36 \text{ V}$ | P_4.2.5 | | Standby current for whole device with load (ambient) | I <sub>S(OFF)</sub> | - | 0.1 | 0.5 | μΑ | <sup>1)</sup> $V_S = 36 \text{ V}$<br>$V_{OUT} = 0 \text{ V}$<br>$V_{IN}$ floating<br>$V_{DEN}$ floating<br>$T_J \le 85^{\circ}\text{C}$ | P_4.2.7 | | Maximum standby current for whole device with load | I <sub>S(OFF)_150</sub> | _ | 3 | 15 | μΑ | $V_{\rm S} = 36 \text{ V}$<br>$V_{\rm OUT} = 0 \text{ V}$<br>$V_{\rm IN}$ floating<br>$V_{\rm DEN}$ floating<br>$T_{\rm J} = 150 ^{\circ} \text{C}$ | P_4.2.10 | | Standby current for whole device with load, diagnostic active | I <sub>S(OFF_DEN)</sub> | - | 1.3 | _ | mA | $^{2)}V_{S} = 36 \text{ V}$<br>$V_{OUT} = 0 \text{ V}$<br>$V_{IN} \text{ floating}$<br>$V_{DEN} = 5.5 \text{ V}$ | P_4.2.8 | <sup>1)</sup> Test at $T_J = -40^{\circ}$ C only <sup>2)</sup> Not subject to production test. Specified by design. ## **General Product Characteristics** Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table. ## 4.3 Thermal Resistance Table 5 Thermal Resistance | Parameter | Symbol | | Values | | Unit | Note or | Number | |---------------------|-------------------|------|--------|------|------|-----------------------|---------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Junction to case | R <sub>thJC</sub> | _ | 1.3 | _ | K/W | 1) | P_4.3.1 | | Junction to ambient | R <sub>thJA</sub> | _ | 27.7 | _ | K/W | 1) 2) | P_4.3.2 | - 1) Not subject to production test. Specified by design - 2) Specified $R_{\rm thJA}$ value is according to JEDEC JESD51-2,-5,-7 at natural convection on FR4 2s2p board with 1 W power dissipation at $T_{\rm A}$ =105°C; The product (chip + package) was simulated on a 76.4 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 7 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). Where applicable, a thermal via array under the exposed pad contacts the first inner copper layer. Please refer to **Figure 4** ## **4.3.1** PCB Set-up Figure 4 2s2p PCB Cross Section Figure 5 PC Board Top and Bottom View for Thermal Simulation with 600 mm<sup>2</sup> Cooling Area 9 ## **General Product Characteristics** #### **Thermal Impedance** 4.3.2 Figure 6 Typical Thermal Impedance. 2s2p set-up according Figure 4 Typical Thermal Resistance. PCB set-up 1s0p Figure 7 ## **5** Power Stage The power stage is built using an N-channel vertical power MOSFET (DMOS) with charge pump. ## **5.1** Output ON-State Resistance The ON-state resistance $R_{\rm DS(ON)}$ depends on the supply voltage as well as the junction temperature $T_{\rm J}$ . **Figure 8** shows the dependencies in terms of temperature for the typical ON-state resistance. The behavior in reverse polarity is described in **Chapter 6.4**. Figure 8 Typical ON-State Resistance A "high" signal (see **Chapter 8**) at the input pin causes the power DMOS to switch ON with a dedicated slope, which is optimized in terms of EMC emission. ## 5.2 Turn ON/OFF Characteristics with Resistive Load Figure 9 shows the typical timing when switching a resistive load. Figure 9 Switching a Resistive Load Timing ## 5.3 Inductive Load ## 5.3.1 Output Clamping When switching OFF inductive loads with high side switches, the voltage $V_{\text{OUT}}$ drops below ground potential, because the inductance intends to continue driving the current. To prevent the destruction of the device by avalanche due to high voltages, there is a voltage clamp mechanism $Z_{\text{DS(AZ)}}$ implemented that limits negative output voltage to a certain level ( $V_{\text{S}}$ - $V_{\text{DS(AZ)}}$ ). Please refer to **Figure 10** and **Figure 11** for details. Nevertheless, the maximum allowed load inductance is limited. Figure 10 Output Clamp Figure 11 Switching an Inductive Load Timing #### **Maximum Load Inductance** 5.3.2 During demagnetization of inductive loads, energy has to be dissipated in the BTT6035-1ERL. This energy can be calculated with following equation: $$E = V_{\text{DS(AZ)}} \cdot \frac{L}{R_{\text{L}}} \cdot \left[ \frac{V_{\text{S}} - V_{\text{DS(AZ)}}}{R_{\text{L}}} \cdot \ln\left(1 - \frac{R_{\text{L}} \cdot I_{\text{L}}}{V_{\text{S}} - V_{\text{DS(AZ)}}}\right) + I_{\text{L}} \right]$$ (5.1) Following equation simplifies under the assumption of $R_1 = 0 \Omega$ . $$E = \frac{1}{2} \cdot L \cdot I^2 \cdot \left(1 - \frac{V_S}{V_S - V_{DS(AZ)}}\right)$$ (5.2) The energy, which is converted into heat, is limited by the thermal design of the component. See Figure 12 for the maximum allowed energy dissipation as a function of the load current. Maximum Energy Dissipation Single Pulse, $T_{J\_START}$ = 150°C; $V_S$ = 28 V Figure 12 #### 5.4 **Inverse Current Capability** In case of inverse current, meaning a voltage $V_{INV}$ at the OUTput higher than the supply voltage $V_{S}$ , a current $I_{L(INV)}$ will flow from output to $V_S$ pin via the body diode of the power transistor (please refer to **Figure 13**). The output stage follows the state of the IN pin, except if the IN pin goes from OFF to ON during inverse. In that particular case, the output stage is kept OFF until the inverse current disappears. Nevertheless, the current $I_{L(INV)}$ should not be higher than $I_{L(INV)}$ . If the channel is OFF, the diagnostic will detect an open load at OFF. If the channel is ON, the diagnostic will detect open load at ON (the overtemperature signal is inhibited). At the appearance of $V_{\rm INV}$ , a parasitic diagnostic can be observed. After, the diagnosis is valid and reflects the output state. At $V_{\rm INV}$ vanishing, the diagnosis is valid and reflects the output state. During inverse current, no protection functions are available. Figure 13 Inverse Current Circuitry #### **Electrical Characteristics Power Stage** 5.5 #### Table 6 **Electrical Characteristics: Power Stage** $V_S = 8 \text{ V to } 36 \text{ V}$ , $T_1 = -40 ^{\circ}\text{C}$ to $+150 ^{\circ}\text{C}$ (unless otherwise specified). Typical values are given at $V_S = 28 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ | Parameter | Symbol | | Value | S | Unit | Note or | Number | |------------------------------------------------------------------------------------|-----------------------------|------|-------|------|------|--------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | ON-state resistance per channel | R <sub>DS(ON)_150</sub> | - | 55 | 70 | mΩ | $I_{L} = I_{L4} = 5 \text{ A}$<br>$V_{IN} = 4.5 \text{ V}$<br>$T_{J} = 150 \text{ °C}$<br>See Figure 8 | P_5.5.1 | | ON-state resistance per channel | R <sub>DS(ON)_25</sub> | - | 35 | _ | mΩ | <sup>1)</sup> T <sub>J</sub> = 25 °C | P_5.5.21 | | Nominal load current | I <sub>L(NOM)</sub> | - | 5 | - | А | <sup>1)</sup> T <sub>A</sub> = 85 °C<br>T <sub>J</sub> < 150 °C | P_5.5.2 | | I <sub>LIM</sub> fraction to calculate the maximum application load current | I <sub>LIM01_fraction</sub> | - | - | 0.69 | - | $I_{L(APP),MAX} = I_{LIM01\_fraction} \times I_{LIM} \times 1.08 \text{ A} \leq I_{LIM} \leq 1.03 \text{ A}$ | P_5.5.3 | | I <sub>LIM</sub> fraction to calculate the maximum application load current | I <sub>LIM02_fraction</sub> | - | - | 0.83 | - | $I_{L(APP),MAX} = I_{L(MO2\_fraction} \times I_{LIM} + 4.93 \text{ A} \leq I_{LIM} < 7.22 \text{ A}$ | P_5.5.22 | | <i>I</i> <sub>LIM</sub> fraction to calculate the maximum application load current | I <sub>LIM03_fraction</sub> | _ | - | 0.85 | _ | $I_{L(APP),MAX} = I_{LIM03\_fraction} \times I_{LIM} = 12.18 \text{ A}$ | P_5.5.23 | | I <sub>LIM</sub> fraction to calculate the maximum application load current | I <sub>LIM04_fraction</sub> | _ | - | 0.86 | _ | $I_{L(APP),MAX} = I_{LIM04\_fraction} \times I_{LIM}$ 12.18 A \leq I_{LIM} \leq 13.15 A | P_5.5.24 | | Output voltage drop limitation at small load currents | V <sub>DS(NL)</sub> | - | 12 | 25 | mV | $I_{\rm L} = I_{\rm L0} = 50 \text{ mA}$ | P_5.5.4 | | Drain to source clamping voltage $V_{DS(AZ)} = [V_S - V_{OUT}]$ | $V_{DS(AZ)}$ | 65 | 70 | 75 | V | I <sub>DS</sub> = 20 mA<br>See <b>Figure 11</b> | P_5.5.5 | | Output leakage current T <sub>J</sub> ≤ 85°C | I <sub>L(OFF)</sub> | - | 0.05 | 0.5 | μА | $V_{\rm IN}$ floating<br>$V_{\rm OUT} = 0 \text{ V}$<br>$T_{\rm J} \le 85^{\circ}\text{C}$ | P_5.5.6 | | Output leakage current $T_J = 150^{\circ}\text{C}$ | I <sub>L(OFF)_150</sub> | - | 3 | 10 | μА | $V_{IN}$ floating $V_{OUT} = 0 \text{ V}$ $T_{J} = 150 ^{\circ}\text{C}$ | P_5.5.8 | | Inverse current capability | I <sub>L(INV)</sub> | - | 5 | - | A | 1) $V_{\rm S} < V_{\rm OUT}$<br>$T_{\rm J} < 150$ °C<br>$\Delta T_{\rm J} \le 80$ K<br>See <b>Figure 13</b> | P_5.5.9 | ## **Power Stage** #### Table 6 **Electrical Characteristics: Power Stage** (cont'd) $V_{\rm S}$ = 8 V to 36 V, $T_{\rm J}$ = -40°C to +150°C (unless otherwise specified). Typical values are given at $V_S = 28 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ | Parameter | Symbol | | Value | S | Unit | Note or | Number | |-----------------------------------------------------------|-----------------------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Slew rate<br>30% to 70% V <sub>S</sub> | $\mathrm{d}V/\mathrm{d}t_{\mathrm{ON}}$ | 0.3 | 0.8 | 1.4 | V/µs | $R_L = 12\Omega$<br>$V_S = 28 \text{ V}$ | P_5.5.11 | | Slew rate<br>70% to 30% V <sub>s</sub> | -dV/dt <sub>OFF</sub> | 0.3 | 0.8 | 1.4 | V/µs | I <sub>OCT</sub> = 97.84 μA<br>See <b>Figure 9</b> | P_5.5.12 | | Slew rate matching $dV/dt_{ON}$ - $dV/dt_{OFF}$ | ΔdV/dt | -0.3 | 0 | 0.3 | V/µs | | P_5.5.13 | | Turn-ON time to $V_{\text{OUT}} = 90\% V_{\text{S}}$ | t <sub>ON</sub> | 20 | 60 | 150 | μs | | P_5.5.14 | | Turn-OFF time to $V_{\text{OUT}} = 10\% V_{\text{S}}$ | t <sub>OFF</sub> | 20 | 60 | 150 | μs | | P_5.5.15 | | Turn-ON / OFF matching $t_{\text{OFF}}$ - $t_{\text{ON}}$ | $\Delta t_{\sf SW}$ | -50 | 0 | 50 | μs | | P_5.5.16 | | Turn-ON time to $V_{\text{OUT}} = 10\% V_{\text{S}}$ | t <sub>ON_delay</sub> | - | 30 | 70 | μs | | P_5.5.17 | | Turn-OFF time to $V_{\text{OUT}} = 90\% V_{\text{S}}$ | t <sub>OFF_delay</sub> | - | 30 | 70 | μs | | P_5.5.18 | | Switch ON energy | E <sub>ON</sub> | - | 0.73 | - | mJ | $^{1)}$ $R_{L}$ = 12 Ω<br>$V_{OUT}$ = 90% $V_{S}$<br>$V_{S}$ = 36 V<br>$I_{OCT}$ = 97.84 μA | P_5.5.19 | | Switch OFF energy | E <sub>OFF</sub> | - | 0.83 | - | mJ | $^{1)}$ $R_{L}$ = 12 Ω<br>$V_{OUT}$ = 10% $V_{S}$<br>$V_{S}$ = 36 V<br>$I_{OCT}$ = 97.84 μA | P_5.5.20 | <sup>1)</sup> Not subject to production test, specified by design <sup>2)</sup> This parameter describes the safety margin between the adjustable current limitation and the expected load current of the application. This is essential to prevent the unintentional activation of the current limitation circuit during normal operation. Keep in mind that when designing a real-world application, thermal constraints can impact the maximum allowed current $(I_{L(APP)})$ to prevent overheating. This is particularly crucial when the current limit is set to high values and the ambient temperature ( $T_{AMB}$ ) is elevated. To ensure reliable operation, it's essential to consider the thermal design of the application and the resulting thermal budget in order to not exceed the maximum allowed junction temperature $(T_i)$ of 150°C. <sup>3)</sup> Test at $T_J = -40^{\circ}$ C only ## **6** Protection Functions The device provides integrated protection functions. These functions are designed to prevent the destruction of the IC from fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are designed for neither continuous nor repetitive operation. ## 6.1 Loss of Ground Protection In case of loss of the module ground and the load remains connected to ground, the device protects itself by automatically turning OFF (when it was previously ON) or remains OFF, regardless of the voltage applied on IN pin. In case of loss of device ground, it is recommended to use input resistors between the microcontroller and the BTT6035-1ERL to ensure switching OFF of the channel. In case of loss of module or device ground, a current $(I_{OUT(GND)})$ can flow out of the DMOS. **Figure 14** sketches the situation. Figure 14 Loss of Ground Protection with External Components ## 6.2 Undervoltage Protection Between $V_{S(UV)}$ and $V_{S(OP)}$ , the under voltage mechanism is triggered. $V_{S(OP)}$ represents the minimum voltage where the switching ON and OFF can take place. $V_{S(UV)}$ represents the minimum voltage the switch can hold ON. If the supply voltage is below the undervoltage mechanism $V_{S(UV)}$ , the device is OFF (turns OFF). As soon as the supply voltage is above the undervoltage mechanism $V_{S(OP)}$ , then the device can be switched ON. When the switch is ON, protection functions are operational. Nevertheless, the diagnosis is not guaranteed until $V_S$ is in the $V_{NOM}$ range. Figure 15 sketches the undervoltage mechanism. Figure 15 **Undervoltage Behavior** #### 6.3 **Overvoltage Protection** There is an integrated clamp mechanism for overvoltage protection $(Z_{VS(AZ)})$ . To guarantee this mechanism operates properly in the application, the current in the Zener diode has to be limited by a ground resistor. Figure 16 shows a typical application to withstand overvoltage issues. In case of supply voltage higher than $V_{S(AZ)}$ , the power transistor switches ON and the voltage across the logic section is clamped. As a result, the internal ground potential rises to $V_S - V_{S(AZ)}$ . Due to the ESD Zener diodes, the potential at pin IN and DEN rises almost to that potential, depending on the impedance of the connected circuitry. In the case the device was ON, prior to overvoltage, the BTT6035-1ERL remains ON. In the case the BTT6035-1ERL was OFF, prior to overvoltage, the power transistor can be activated. In the case the supply voltage is in above $V_{\text{BAT(SC)}}$ and below $V_{\rm DS(A7)}$ , the output transistor is still operational and follows the input. If the channel is in the ON state, parameters are no longer guaranteed and lifetime is reduced compared to the nominal supply voltage range. This especially impacts the short circuit robustness, as well as the maximum energy $E_{AS}$ capability. **Overvoltage Protection with External Components** Figure 16 #### 6.4 **Reverse Polarity Protection** In case of reverse polarity, the intrinsic body diode of the power DMOS causes power dissipation. The current in this intrinsic body diode is limited by the load itself. Additionally, the current into the ground path and the logic pins has to be limited to the maximum current described in **Chapter 4.1** with an external resistor. Figure 17 shows a typical application. $R_{GND}$ resistor is used to limit the current in the Zener protection of the device. Resistors $R_{\text{DEN}}$ and $R_{\text{IN}}$ are used to limit the current in the logic of the device and in the ESD protection stage. $R_{\text{SENSE}}$ is used to limit the current in the sense transistor which behaves as a diode. The recommended value for $R_{\text{DEN}} = R_{\text{IN}} = R_{\text{SENSE}} = 10 \text{ k}\Omega$ . During reverse polarity, no protection functions are available. **Reverse Polarity Protection with External Components** ## 6.5 Overload Protection In case of overload or short circuit to ground, the BTT6035-1ERL offers several protection mechanisms. ## 6.5.1 Adjustable Overcurrent Threshold The BTT6035-1ERL is protected in case of overload and short circuit to ground. The device offers an adjustable current limitation range from $I_{\text{LIM},\text{MIN}}$ to $I_{\text{LIM},\text{MAX}}$ . This feature offers protection against overstress for the load as well as for the power output stage. The configured current threshold is independent of $V_{\text{DS}}$ and $T_{\text{J}}$ . In case of DMOS temperature increase exceeding the device safe operation environment, overtemperature and dynamic temperature protection mechanism will be triggered as shown in **Figure 19**. For the adjustment of the current threshold for the output channel, the following equation can be considered: $I_{\text{LIM}} = (k_{\text{ILIOCT}} \cdot I_{\text{OCT}}) + \Delta I_{\text{LIM}}$ , where $I_{\text{OCT}} = (I_{\text{LIM}} - \Delta I_{\text{LIM}}) / k_{\text{ILIOCT}}$ (6.2) To select the proper resistor value $R_{\text{OCT}}$ connected between the OCT pin and device ground, the following equation can be considered: $R_{\text{OCT}} = (V_{\text{OCT}} \cdot k_{\text{ILIOCT}}) / (I_{\text{LIM}} - \Delta I_{\text{LIM}})$ (6.3) In case of an OCT pin short to ground with the current exceeding $I_{\text{OCT}(\text{SHORT2GND})}$ the device will set the current limit value to $I_{\text{LIMOCT}(\text{SHORT2GND})}$ . The behavior of how $I_{\text{OCT}}$ is related to $I_{\text{LIM}}$ is described in **Figure 18**. However, due to the maximum rating of the allowed current through OCT pin $I_{\text{OCT}}$ , it is not recommended to shorten the OCT pin to device GND. In the case of reverse battery condition, this could lead to violations of the maximum ratings, therefore $I_{\text{OCT}}$ absolute maximum rating needs to be considered. Figure 18 Adjustable overcurrent threshold behavior ## **Protection Functions** When setting the required current limitation, make sure that there is a safety margin between the adjusted current limitation and the expected load current of the application. This is important to prevent unintentional activation of the current limitation circuit during normal operation. When the load current is close(r) to the adjusted current limitation threshold, the turn-on slew rate becomes slower, causing a longer $t_{\rm ON}$ timing, while the turn-off slew rate may become faster, resulting in a shorter $t_{OFF}$ timing. Keeping this safety margin ensures that the influence of the current limitation threshold on switching timings is moderate. The maximum application load capability of the device at a certain current limitation threshold is given by the equation $$I_{L(APP),MAX} = I_{LIMOx\_fraction} * I_{LIM}$$ (6.4) where x = 1 - 4 (see Table 6) # infineon ## **Protection Functions** ## 6.5.2 Overtemperature protection The channel incorporates both an absolute $(T_{J(SC)})$ and a dynamic $(T_{J(SW)})$ temperature sensor. Activation of either sensor will cause the overheated channel to switch OFF to prevent destruction. The channel remains switched OFF even when the temperature has cooled down to an acceptable value (latch behavior). No retry strategy is implemented to switch ON the channel when the DMOS temperature has cooled down and only the IN pin signal toggling can re-activate the power stage. **Figure 19** depicts the behavior of the device during an overtemperature condition. Figure 19 Overload Protection Note: For better understanding, the time scale is not linear. The real timing of this drawing is application dependant and cannot be described. #### **Electrical Characteristics for the Protection Functions** 6.6 #### **Electrical Characteristics: Protection** Table 7 $V_S$ = 8 V to 36 V, $T_J$ = -40°C to +150°C (unless otherwise specified). Typical values are given at $V_S = 28 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ | Parameter | Symbol | | Values | | Unit | Note or | Number | |------------------------------------------------------|-------------------------|--------|--------|-------|------|----------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Loss of Ground | 1 | | | | | | | | Output leakage current while GND disconnected | I <sub>OUT(GND)</sub> | - | 0.1 | - | mA | 1) 2)<br>V <sub>S</sub> = 48 V<br>See <b>Figure 14</b> | P_6.6.1 | | Reverse Polarity | | · | | | | | | | Drain source diode voltage during reverse polarity | $V_{\rm DS(REV)}$ | 200 | 610 | 700 | mV | $I_L = -5 \text{ A}$<br>$T_J = 150^{\circ}\text{C}$<br>See Figure 17 | P_6.6.2 | | Overvoltage | | | | | | | | | Overvoltage protection | V <sub>S(AZ)</sub> | 65 | 70 | 75 | V | I <sub>SOV</sub> = 20 mA<br>See <b>Figure 16</b> | P_6.6.3 | | Overload Condition | | | | | | | | | Dynamic temperature increase while switching | $\Delta T_{J(SW)}$ | _ | 80 | - | K | See <b>Figure 19</b> | P_6.6.8 | | Thermal shutdown temperature | $T_{J(SC)}$ | 150 | 170 | 200 | °C | 3)4) See <b>Figure 19</b> | P_6.6.10 | | Thermal shutdown hysteresis | $\Delta T_{J(SC)}$ | - | 30 | _ | К | 3)4) See <b>Figure 19</b> | P_6.6.11 | | Adjustable overcurrent limitation accuracy (low) | I <sub>LIM01(ACC)</sub> | -42.1% | - | 42.1% | - | 3.08 A $\leq I_{LIM} < 4.93$ A<br>$V_{DS} = 5$ V | P_6.6.9 | | Adjustable overcurrent limitation d-value (low) | Δ/ <sub>LIM01</sub> | - | 2.48 | - | A | 3.08 A $\leq I_{LIM} < 4.93$ A<br>$V_{DS} = 5$ V | P_6.6.6 | | Adjustable overcurrent limitation k-factor (low) | k <sub>ILIOCT01</sub> | - | 89.2k | - | - | 3.08 A $\leq I_{LIM} < 4.93$ A<br>$V_{DS} = 5$ V | P_6.6.7 | | Adjustable overcurrent limitation accuracy (medium1) | I <sub>LIM02(ACC)</sub> | -33.5% | - | 33.5% | _ | $^{2)}$ 4.93 A $\leq I_{LIM} < 7.22$ A<br>$V_{DS} = 5$ V | P_6.6.14 | | Adjustable overcurrent limitation d-value (medium1) | Δ/ <sub>LIM02</sub> | - | 2.14 | - | A | $^{2)}$ 4.93 A $\leq I_{LIM} < 7.22$ A<br>$V_{DS} = 5$ V | P_6.6.15 | | Adjustable overcurrent limitation k-factor (medium1) | k <sub>ILIOCT02</sub> | - | 101.6k | - | - | $^{2)}$ 4.93 A $\leq I_{LIM} < 7.22$ A<br>$V_{DS} = 5$ V | P_6.6.16 | # PROFET™ + 24V ## BTT6035-1ERL ## **Protection Functions** #### **Electrical Characteristics: Protection** (cont'd) Table 7 $V_{\rm S}$ = 8 V to 36 V, $T_{\rm J}$ = -40°C to +150°C (unless otherwise specified). Typical values are given at $V_S = 28 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ | Parameter | Symbol | | Values | | Unit | Note or | Number | |-----------------------------------------------------------------|----------------------------|--------|--------|-------|------|-------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Adjustable overcurrent limitation accuracy (medium2) | I <sub>LIM03(ACC)</sub> | -33.8% | - | 33.8% | - | $^{2)}$ 7.22 A $\leq I_{LIM} <$ 12.18 A $V_{DS} = 5 \text{ V}$ | P_6.6.19 | | Adjustable overcurrent limitation d-value (medium2) | Δ/ <sub>LIM03</sub> | - | 0.84 | - | A | $^{2)}$ 7.22 A $\leq I_{LIM} <$ 12.18 A $V_{DS} = 5 \text{ V}$ | P_6.6.20 | | Adjustable overcurrent limitation k-factor (medium2) | k <sub>ILIOCT03</sub> | - | 161.1k | - | _ | $^{2)}$ 7.22 A $\leq I_{LIM} <$ 12.18 A $V_{DS} = 5 \text{ V}$ | P_6.6.21 | | Current limitation value in case OCT pin open | I <sub>LIMOCT(OPEN)</sub> | - | 2.6 | - | А | $I_{\text{OCT}} \leq I_{\text{OCT}(\text{OPEN})}$ | P_6.6.24 | | Current limitation value in case OCT pin short to device ground | I <sub>LIMOCT(SHORT2</sub> | 9.1 | 13 | 16.9 | A | $I_{OCT} \ge I_{OCT(SHORT2GND)}$ | P_6.6.25 | | Adjustable overcurrent limitation accuracy (high) | I <sub>LIM04(ACC)</sub> | -33.8% | - | 33.8% | _ | 2) $12.18 \text{ A} \le I_{\text{LIM}} \le 13.15 \text{ A}$ $V_{\text{DS}} = 5 \text{ V}$ | P_6.6.27 | | Adjustable overcurrent limitation d-value (high) | ΔI <sub>LIM04</sub> | - | 7.59 | - | _ | 2)<br>$12.18 \text{ A} \le I_{\text{LIM}} \le 13.15 \text{ A}$<br>$V_{\text{DS}} = 5 \text{ V}$ | P_6.6.26 | | Adjustable overcurrent limitation k-factor (high) | k <sub>ILIOCT04</sub> | - | 56.8k | _ | _ | 2)<br>$12.18 \text{ A} \le I_{\text{LIM}} \le 13.15 \text{ A}$<br>$V_{\text{DS}} = 5 \text{ V}$ | P_6.6.28 | <sup>1)</sup> All pins are disconnected except VS and OUT <sup>2)</sup> Not subject to production test, specified by design <sup>3)</sup> Functional test only <sup>4)</sup> Test at $T_J = +150$ °C only ## 7 Diagnostic Functions For diagnosis purposes, the BTT6035-1ERL provides a combination of digital and analog information at pin IS. These signals are called SENSE. The current sense is enabled when DEN is activated (DEN pin is set to "high"). In case of disabled diagnostic (DEN is set to "low"), IS becomes high impedance. ## 7.1 IS Pin The BTT6035-1ERL provides a SENSE current, $I_{\rm IS}$ , at IS pin as long as no "hard" failure mode occurs (short circuit to GND/OCT short circuit to GND/current limitation/overtemperature/excessive dynamic temperature increase or open load at OFF). IS current is a proportional signal to the load current (ratio $k_{\rm ILIS} = I_{\rm L}/I_{\rm IS}$ ). The complete IS pin and diagnostic mechanism is described on **Figure 20**. The accuracy of the sense current depends on temperature and load current. Due to the ESD protection, in connection to $V_{\rm S}$ , it is not recommended to share the IS pin with other devices if these devices are using a different battery feed. The consequence is that the unsupplied device would be supplied via the IS pin of the supplied device. Figure 20 Diagnostic Block Diagram #### **SENSE Signal in Different Operating Modes** 7.2 **Table 8** gives a quick reference for the state of the IS pin during device operation. Sense Signal, Function of Operation Mode Table 8 | Operation Mode | Input level | DEN | <b>Output Level</b> | <b>Diagnostic Output</b> | |---------------------------------|-------------|-----|--------------------------------------------------|-------------------------------------------------| | Normal operation | OFF | Н | Z | Z | | Short circuit to GND | | | ~ GND | Z | | Overtemperature | | | Z | Z | | Short circuit to V <sub>S</sub> | | | V <sub>S</sub> | I <sub>IS(FAULT)</sub> | | Open Load | | | < V <sub>OL(OFF)</sub> > V <sub>OL(OFF)</sub> 1) | Z<br>I <sub>IS(FAULT)</sub> | | Inverse current | | | ~ V <sub>INV</sub> | I <sub>IS(FAULT)</sub> | | OCT-pin short circuit to GND | | | Z | I <sub>IS(FAULT)</sub> | | Normal operation | ON | | ~ V <sub>S</sub> | $I_{\rm IS} = I_{\rm L} / k_{\rm ILIS}$ | | Current limitation | | | < V <sub>S</sub> | I <sub>IS(FAULT)</sub> | | OCT-pin short circuit to GND | | | ~ V <sub>S</sub> | $I_{\rm IS} = I_{\rm L} / k_{\rm ILIS}$ | | Short circuit to GND | | | ~ GND | I <sub>IS(FAULT)</sub> | | Overtemperature | | | Z | I <sub>IS(FAULT)</sub> | | Short circuit to V <sub>S</sub> | | | V <sub>S</sub> | $I_{\rm IS} < I_{\rm L} / k_{\rm ILIS}$ | | Open Load | | | ~ V <sub>S</sub> <sup>2)</sup> | $I_{\rm IS} < I_{\rm IS(OL)}$ | | Inverse current | | | ~ V <sub>INV</sub> | $I_{\rm IS} < I_{\rm IS(OL)}$ | | Underload | | | ~ V <sub>S</sub> <sup>3)</sup> | $I_{\rm IS(OL)} < I_{\rm IS} < I_{\rm L/kILIS}$ | | Diagnostic Disabled | Don't care | L | Don't care | Z | <sup>1)</sup> With additional pull-up resistor <sup>2)</sup> The output current has to be smaller than $I_{L(OL)}$ <sup>3)</sup> The output current has to be higher than $I_{L(OL)}$ # infineon ## **Diagnostic Functions** ## 7.3 SENSE Signal in the Nominal Current Range **Figure 21** and **Figure 23** show the current sense as a function of the load current in the power DMOS. Usually, a resistor $R_{\rm IS}$ is connected to the current sense IS pin. This resistor has to be higher than 560 Ω to limit the power losses in the sense circuitry. A typical value is 1.2 kΩ. The blue curve represents the ideal sense current, assuming an ideal $k_{\rm ILIS}$ factor value. The red curves show the accuracy the device provides across full temperature range, at a defined current. Figure 21 Current Sense for Nominal Load # infineon ## **Diagnostic Functions** ## 7.3.1 SENSE Signal Variation as a Function of Temperature and Load Current In some applications a better accuracy is required around half the nominal current $I_{L(NOM)}$ . To achieve this accuracy requirement, a calibration on the application is possible. To avoid multiple calibration points at different load and temperature conditions, the BTT6035-1ERL allows limited derating of the $k_{ILIS}$ value, at a given point ( $I_{L3}$ ; $T_J = +25$ °C). This derating is described by the parameter $\Delta k_{ILIS}$ . **Figure 22** shows the behavior of the sense current, assuming one calibration point at nominal load at $+25^{\circ}$ C. The blue line indicates the typical $k_{\text{ILIS}}$ ratio. The red lines indicate the $k_{\text{ILIS}}$ accuracy without calibration. The green lines indicate the derating on the parameter across temperature and voltage, assuming one calibration point at nominal temperature and nominal battery voltage. Figure 22 Improved Current Sense Accuracy with One Calibration Point ## 7.3.2 SENSE Signal Timing Figure 23 shows the timing during settling and disabling of the sense. Figure 23 Current Sense Settling/Disabling Timing ## 7.3.3 SENSE Signal in Open Load ## 7.3.3.1 Open Load in ON Diagnostic If the channel is ON, a leakage current can still flow through an open load, for example due to humidity. The parameter $I_{L(OL)}$ gives the threshold of recognition for this leakage current. If the current $I_L$ flowing out the power DMOS is below this value, the device recognizes a failure, if the DEN is selected. In that case, the SENSE current is below $I_{IS(OL)}$ . Otherwise, the minimum SENSE current is given above parameter $I_{IS(OL)}$ . Figure 24 shows the SENSE current behavior in this area. The red curve shows a typical product curve. The blue curve shows the ideal current sense ratio. Figure 24 Current Sense Ratio for Low Currents ## 7.3.3.2 Open Load in OFF Diagnostic For open load diagnosis in OFF-state, an external output pull-up resistor ( $R_{\rm OL}$ ) is recommended. For the calculation of pull-up resistor value, the leakage currents and the open load threshold voltage $V_{\rm OL(OFF)}$ have to be taken into account. **Figure 25** gives a sketch of the situation. $I_{\rm leakage}$ defines the leakage current in the complete system, including $I_{\rm L(OFF)}$ (see **Chapter 5.5**) and external leakages in the application. (e.g, due to humidity, corrosion, etc....) To reduce the stand-by current of the system, an open load resistor switch $S_{OL}$ is recommended. If the channel is OFF, the output is no longer pulled down by the load and $V_{OUT}$ voltage rises to nearly $V_S$ . This is recognized by the device as an open load. The voltage threshold is given by $V_{OL(OFF)}$ . In that case, the SENSE signal is switched to the $I_{IS(FAULT)}$ . An additional $R_{PD}$ resistor can be used to pull $V_{OUT}$ to 0 V. Otherwise, the OUT pin is floating. This resistor can be used as well for short circuit to battery detection, see **Chapter 7.3.4**. Figure 25 Open Load Detection in OFF Electrical Equivalent Circuit ## 7.3.3.3 Open Load Diagnostic Timing **Figure 26** shows the timing during either Open Load in ON or OFF condition when the DEN pin is HIGH. Please note that a delay $t_{\rm sIS(FAULT\_OL\_OFF)}$ has to be respected after the falling edge of the input, when applying an open load in OFF diagnosis request, otherwise the diagnosis can be wrong. Figure 26 SENSE Signal in Open Load Timing ## 7.3.4 SENSE Signal with OUT in Short Circuit to $V_s$ In case of a short circuit between the OUTput-pin and the $V_S$ pin, all or portion (depending on the short circuit impedance) of the load current will flow through the short circuit. As a result, a lower current compared to the normal operation will flow through the DMOS of the BTT6035-1ERL, which can be recognized at the SENSE signal. The open load at OFF detection circuitry can also be used to distinguish a short circuit to $V_S$ . In that case, an external resistor to ground $R_{SC}$ vs is required. Figure 27 gives a sketch of the situation. Figure 27 Short Circuit to Battery Detection in OFF Electrical Equivalent Circuit ## 7.3.5 SENSE Signal in Case of Overload An overload condition is defined by a current flowing out of the DMOS reaching the current limitation and / or the absolute dynamic temperature swing $T_{J(SW)}$ is reached, and / or the junction temperature reaches the thermal shutdown temperature $T_{J(SC)}$ . Please refer to **Chapter 6.5** for details. If the diagnostic is selected, SENSE signal shows $I_{\rm IS(FAULT)}$ value . The device has a thermal latch behavior, such that when the overtemperature or the dynamic temperature condition has disappeared, the DMOS is reactivated only when the IN is toggled LOW to HIGH. If the DEN pin is activated the SENSE follows the output stage. If no reset of the latch occurs, the device remains in the latching condition and $I_{S(FAULT)}$ at the IS pin, even though the DMOS is OFF. ## 7.3.6 SENSE Signal in Case of Inverse Current In the case of inverse current, the sense signal will indicate open load in OFF state if IN = "low" and indicate open load in ON state if IN = high". # infineon ## **Diagnostic Functions** ## 7.4 Electrical Characteristics Diagnostic Function ## Table 9 Electrical Characteristics: Diagnostics $V_{\rm S}$ = 8 V to 36 V, $T_{\rm J}$ = -40°C to +150°C (unless otherwise specified). Typical values are given at $V_{\rm S}$ = 28 V, $T_{\rm J}$ = 25°C | Parameter | Symbol Valu | | Value | es Ui | | Note or | Number | | |------------------------------------------------|------------------------------------------|----------|----------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | Load Condition Threshold f | or Diagnosti | c | | | | | · | | | Open load detection threshold in OFF state | V <sub>S</sub> - V <sub>OL(OFF)</sub> | 4 | - | 6 | V | $V_{\rm IN} = 0 \text{ V}$ $V_{\rm DEN} = 4.5 \text{ V}$ | P_7.5.1 | | | Open load detection<br>threshold in ON state | I <sub>L(OL)</sub> | 3 | - | 25 | mA | $V_{IN} = V_{DEN} = 4.5 \text{ V}$<br>$I_{IS(OL)} = 5 \mu\text{A}$<br>See Figure 24 | P_7.5.2 | | | Sense Pin | | | | | | | | | | IS pin leakage current when sense is disabled | I <sub>IS_(DIS)</sub> | _ | _ | 1 | μΑ | $V_{IN} = 4.5 \text{ V}$<br>$V_{DEN} = 0 \text{ V}$<br>$I_{L} = I_{L4} = 7 \text{ A}$ | P_7.5.4 | | | Sense signal saturation voltage | V <sub>S</sub> - V <sub>IS</sub> (RANGE) | 1 | - | 3.5 | V | $V_{IN} = 0 V$ $V_{OUT} = V_S > 10 V$ $V_{DEN} = 4.5 V$ $I_{IS} = 6 \text{ mA}$ | P_7.5.6 | | | Sense fault current | I <sub>IS(FAULT)40</sub> | 3 | 24 | 35 | mA | $V_{\rm IS} = V_{\rm IN} = 0 \text{ V}$<br>$V_{\rm OUT} = V_{\rm S} > 10 \text{ V}$<br>$V_{\rm DEN} = 4.5 \text{ V}$<br>$T_{\rm J} = -40^{\circ}\text{C}$<br>See Figure 20 | P_7.5.7 | | | Sense fault current | I <sub>IS(FAULT)_25</sub> | 4.5 | 24 | 35 | mA | $V_{\rm IS} = V_{\rm IN} = 0 \text{ V}$<br>$V_{\rm OUT} = V_{\rm S} > 10 \text{ V}$<br>$V_{\rm DEN} = 4.5 \text{ V}$<br>$T_{\rm J} \ge 25^{\circ}\text{C}$<br>See Figure 20 | P_7.5.33 | | | Sense pin maximum voltage | $V_{IS(AZ)}$ | 65 | 70 | 75 | V | I <sub>IS</sub> = 5 mA<br>See <b>Figure 20</b> | P_7.5.3 | | | <b>Current Sense Ratio Signal</b> | in the Nomi | nal Area | , Stable | Load Cur | rent C | ondition | | | | Current sense ratio $I_{L0} = 50 \text{ mA}$ | k <sub>ILISO</sub> | -75% | 2200 | +75% | | $V_{IN} = 4.5 \text{ V}$<br>$V_{DEN} = 4.5 \text{ V}$ | P_7.5.8 | | | Current sense ratio<br>I <sub>L1</sub> = 0.5 A | k <sub>ILIS1</sub> | -25% | 1930 | +25% | | See <b>Figure 21</b><br>T <sub>J</sub> = -40 °C; 150 °C | P_7.5.9 | | | Current sense ratio $I_{L2} = 2 \text{ A}$ | k <sub>ILIS2</sub> | -10% | 1910 | +10% | | | P_7.5.10 | | | Current sense ratio I <sub>L3</sub> = 5 A | k <sub>ILIS3</sub> | -9% | 1910 | +9% | | | P_7.5.11 | | | Current sense ratio<br>I <sub>L4</sub> = 7 A | k <sub>ILIS4</sub> | -8% | 1910 | +8% | | | P_7.5.12 | | 34 ## **Diagnostic Functions** #### **Electrical Characteristics: Diagnostics** (cont'd) Table 9 $V_S = 8 \text{ V to } 36 \text{ V}$ , $T_J = -40 ^{\circ}\text{C}$ to +150 $^{\circ}\text{C}$ (unless otherwise specified). | Parameter | Symbol | Values | | | Unit | Note or | Number | |----------------------------------------------------------------------------------------------------------------|---------------------------------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Typ. | Max. | | <b>Test Condition</b> | | | k <sub>ILIS</sub> derating with current and temperature | $\Delta k_{ILIS}$ | -6 | 0 | +6 | % | 1) $k_{\rm ILIS3}$ versus $k_{\rm ILIS2}$<br>See <b>Figure 22</b> | P_7.5.17 | | <b>Diagnostic Timing in Norma</b> | l Condition | | | | | | | | Current sense settling time to $k_{\rm ILIS}$ function stable after positive input slope on both INput and DEN | t <sub>sis(ON)</sub> | - | _ | 350 | μs | $^{1)}$ V <sub>DEN</sub> = V <sub>IN</sub> = 0 to 4.5 V;<br>V <sub>S</sub> = 28 V<br>R <sub>IS</sub> = 1.2 kΩ<br>C <sub>SENSE</sub> < 100 pF<br>I <sub>L</sub> = I <sub>L3</sub> = 5 A<br>See <b>Figure 23</b> | P_7.5.18 | | Current sense settling time with load current stable and transition of the DEN | t <sub>sis(on_den)</sub> | - | _ | 10 | μs | $V_{IN} = 4.5 \text{ V}$<br>$V_{DEN} = 0 \text{ to } 4.5 \text{ V}$<br>$R_{IS} = 1.2 \text{ k}\Omega$<br>$C_{SENSE} < 100 \text{ pF}$<br>$I_L = I_{L3} = 5 \text{ A}$<br>See Figure 23 | P_7.5.19 | | Current sense settling time to I <sub>IS</sub> stable after positive input slope on current load | t <sub>sIS(LC)</sub> | - | - | 20 | μs | $^{1)}$ VIN = 4.5 V<br>VDEN = 4.5 V<br>RIS = 1.2 kΩ<br>CSENSE < 100 pF<br>IL = IL2= 2 A to IL3 = 4 A; See <b>Figure 23</b> | P_7.5.20 | | Diagnostic Timing in Open I | oad Conditi | on | | | | | | | Current sense settling time to I <sub>IS</sub> stable for open load detection in OFF state | t <sub>sis(fault_ol_</sub> | - | _ | 100 | μs | $V_{\rm IN}$ = 0V<br>$V_{\rm DEN}$ = 0 to 4.5 V<br>$R_{\rm IS}$ = 1.2 k $\Omega$<br>$C_{\rm SENSE}$ < 100 pF<br>$V_{\rm OUT}$ = $V_{\rm S}$ = 28 V<br>See <b>Figure 26</b> | P_7.5.22 | | Current sense settling time<br>for open load detection in<br>ON-OFF transition | t <sub>sis(fault_ol_</sub><br>on_off) | - | 200 | | μs | $V_{IN} = 4.5 \text{ to } 0 \text{ V}$<br>$V_{DEN} = 4.5 \text{ V}$<br>$V_{IS} = 1.2 \text{ kΩ}$<br>$C_{SENSE} < 100 \text{ pF}$<br>$V_{OUT} = V_S = 28 \text{ V}$<br>See <b>Figure 26</b> | P_7.5.23 | | Diagnostic Timing in Overlo | ad Conditio | n | | | • | | | | Current sense settling time to I <sub>IS</sub> stable for overload detection | t <sub>sis(fault)</sub> | _ | _ | 150 | μs | $V_{IN} = V_{DEN} = 0$ to 4.5 V<br>$R_{IS} = 1.2$ kΩ<br>$C_{SENSE} < 100$ pF<br>$V_{DS} = 24$ V<br>See <b>Figure 19</b> | P_7.5.24 | # infineon ## **Diagnostic Functions** ## Table 9 Electrical Characteristics: Diagnostics (cont'd) $V_{\rm S}$ = 8 V to 36 V, $T_{\rm J}$ = -40°C to +150°C (unless otherwise specified). Typical values are given at $V_S = 28 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ | Parameter | Symbol | Values | | | Unit | Note or | Number | |--------------------------------------------------------------------------------------|--------------------------|--------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | Test Condition | | | Current sense over current blanking time | $t_{\sf sIS(OC\_blank)}$ | - | 350 | - | μs | <sup>1)</sup> $V_{IN} = V_{DEN} = 4.5 \text{ V}$<br>$R_{IS} = 1.2 \text{ kΩ}$<br>$C_{SENSE} < 100 \text{ pF}$<br>$V_{DS} = 5 \text{ V to 0 V}$<br>See <b>Figure 19</b> | P_7.5.32 | | Diagnostic disable time DEN transition to $I_{\rm IS} < 50\% I_{\rm L}/k_{\rm ILIS}$ | t <sub>SIS(OFF)</sub> | - | - | 20 | μs | $V_{IN} = 4.5 \text{ V}$<br>$V_{DEN} = 4.5 \text{ V}$ to 0 V<br>$R_{IS} = 1.2 \text{ k}\Omega$<br>$C_{SENSE} < 100 \text{ pF}$<br>$I_L = I_{L3} = 5 \text{ A}$<br>See Figure 23 | P_7.5.25 | <sup>1)</sup> Not subject to production test, specified by design **Logic Pins** ## 8 Logic Pins ## 8.1 Input Circuitry The input circuitry is compatible with 3.3 and 5 V microcontrollers. The concept of the input pin is to react to voltage thresholds. An implemented Schmitt trigger avoids any undefined state if the voltage on the input pin is slowly increasing or decreasing. The output is either OFF or ON but cannot be in a linear or undefined state. The input circuitry is compatible with PWM applications. **Figure 28** shows the electrical equivalent input circuitry. In case the pin is not needed, it must be left opened, or must be connected to device ground (and not module ground) via an input resistor. The IN and DEN use a comparator with hysteresis. The switching ON / OFF takes place in a defined region, set by the thresholds $V_{\rm IN(L)}$ Max. and $V_{\rm IN(H)}$ Min. The exact value where the ON and OFF take place are unknown and depends on the process, as well as the temperature. To avoid cross talk and parasitic turn ON and OFF, a hysteresis is implemented. This ensures a certain immunity to noise. Figure 28 Input Pin Circuitry **Logic Pins** #### 8.2 **DEN Pin** The DEN pin enables and disables the diagnostic functionality of the device. The pin has the same structure as the INput pin, please refer to Figure 28. #### 8.3 **OCT Pin** The device has one analog pin for direct control. To be able to adjust the overcurrent threshold for the OUT pin, the device offers an OCT pin. The pin needs to be connected to device ground via an external resitor $R_{\text{OCT}}$ . The external adjustable current limit allows the flexibility to adjust to overcurrent limitation as defined in the Table 10. This improves the reliability of the system by limiting the inrush or overload current. The electrical equivalent of the overcurrent pin circuitry is shown in Figure 29 below. Figure 29 **Overcurrent pin circuit** **Logic Pins** #### **Electrical Characteristics** 8.4 #### **Electrical Characteristics: Input Pins** Table 10 $V_S$ = 8 V to 36 V, $T_J$ = -40°C to +150°C (unless otherwise specified). Typical values are given at $V_S = 28 \text{ V}$ , $T_J = 25 ^{\circ}\text{C}$ | Parameter | Symbol | Values | | | Unit | Note or | Number | | |----------------------------------------------|--------------------------|--------|----------------|----------|------|------------------------------------------------------------------------------|----------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | INput Pins Characteristics | <u>'</u> | | | <u> </u> | | , | ı | | | Low level input voltage range | $V_{IN(L)}$ | -0.3 | _ | 0.8 | V | _ | P_8.4.1 | | | High level input voltage range | V <sub>IN(H)</sub> | 2 | _ | 6 | V | _ | P_8.4.2 | | | Input voltage hysteresis | V <sub>IN(HYS)</sub> | _ | 250 | _ | mV | 1) | P_8.4.3 | | | Low level input current | I <sub>IN(L)</sub> | 1 | 10 | 25 | μΑ | V <sub>IN</sub> = 0.8 V | P_8.4.4 | | | High level input current | I <sub>IN(H)</sub> | 2 | 10 | 25 | μΑ | V <sub>IN</sub> = 5.5 V | P_8.4.5 | | | DEN Pin | · | | | · | | | | | | Low level input voltage range | $V_{DEN(L)}$ | -0.3 | _ | 0.8 | V | _ | P_8.4.6 | | | High level input voltage range | V <sub>DEN(H)</sub> | 2 | _ | 6 | V | _ | P_8.4.7 | | | Input voltage hysteresis | V <sub>DEN(HYS)</sub> | _ | 250 | _ | mV | 1) | P_8.4.8 | | | Low level input current | I <sub>DEN(L)</sub> | 1 | 10 | 25 | μΑ | V <sub>DEN</sub> = 0.8 V | P_8.4.9 | | | High level input current | I <sub>DEN(H)</sub> | 2 | 10 | 25 | μΑ | V <sub>DEN</sub> = 5.5 V | P_8.4.10 | | | OCT Pin | · | | | · | | | | | | Analog Input Clamping Voltage of Pin OCT | V <sub>OCT(CLAMP)</sub> | _ | V <sub>s</sub> | _ | V | <sup>1)</sup> I <sub>OCT</sub> = 1mA | P_8.4.11 | | | Analog Overcurrent Threshold<br>Voltage | V <sub>OCT</sub> | 0.46 | 0.51 | 0.56 | V | $I_{\text{OCT,MIN}} \leq I_{\text{OCT}} \leq I_{\text{OCT,MAX}}$ IN = "high" | P_8.4.12 | | | Analog adjustable Overcurrent Range | I <sub>OCT</sub> | 6.67 | - | 97.84 | μΑ | 1) IN = "high" | P_8.4.13 | | | OCT short to device ground detection current | I <sub>OCT(SHORT2G</sub> | 150 | - | 240 | μΑ | 1) DEN = "high"<br>IN = "low" | P_8.4.14 | | <sup>1)</sup> Not subject to production test, specified by design ## **Application Information** ## 9 Application Information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. Figure 30 Application Diagram with BTT6035-1ERL Note: This is a very simplified example of an application circuit. The function must be verified in the real application. Table 11 Bill of Material | Reference | Value | Purpose | |--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------| | R <sub>IN</sub> | 10 kΩ | Protection of the microcontroller during overvoltage, reverse polarity. Guarantee BTT6035-1ERL channel is OFF during loss of ground | | $R_{DEN}$ | 10 kΩ | Protection of the microcontroller during overvoltage, reverse polarity | | $R_{PD}$ | 47 kΩ | Polarization of the output for short circuit to $V_{\rm S}$ detection | | R <sub>OL</sub> | 1.5 kΩ | Ensures polarization of the BTT6035-1ERL output during open load in OFF diagnostic | | $R_{IS}$ | 1.2 kΩ | Sense resistor | | R <sub>SENSE</sub> | 4.7 kΩ | Overvoltage, reverse polarity, loss of ground. Value to be tuned with micro controller specification | ## **Application Information** Table 11 Bill of Material (cont'd) | Reference | Value | Purpose | |--------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | $R_{\text{OCT}}$ | 5.3 kΩ - 75 kΩ | Adjustable overcurrent threshold with different resistors | | C <sub>SENSE</sub> | 100 pF | Sense signal filtering | | $C_{OUT}$ | 10 nF | Protection of the device during ESD and BCI | | $R_{GND}$ | 27 Ω | Protection of the BTT6035-1ERL during overvoltage | | $D_{GND}$ | BAS21 | Protection of the BTT6035-1ERL during reverse polarity | | D <sub>Z2</sub> | 58 V TVS diode | Protection of the device during overvoltage | | $C_{\text{VS}}$ | 100 nF | Filtering of voltage spikes at the battery line | | T1 | Dual NPN/PNP | Switch the battery voltage for open load in OFF diagnostic | | $D_{Z1}$ | 7 V Zener diode | Protection of microcontroller during overvoltage. Value to be tuned according to microcontroller specifications | | $R_{ADC}$ | 4.7 kΩ | Protection of microcontroller ADC input during overvoltage, reverse polarity, loss of ground. Value to be tuned according to microcontroller specifications | | C <sub>VS2</sub> | - | Filtering/buffer capacitor located at $V_{\rm BAT}$ connector. Value to be tuned according to application requirements | ### **Further Application Information** 9.1 - For further information you may visit www.infineon.com - Please contact us for information regarding the pin behavior assessment ## **Package Outlines** ## 10 Package Outlines Figure 31 PG-TDSO-14<sup>1)</sup> (Plastic Dual Small Outline Package) (RoHS-Compliant) ## **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). ## **Legal Disclaimer for Short-Circuit Capability** Infineon disclaims any warranties and liablilities, whether expressed or implied, for any short-circuit failures below the threshold limit. ## **Further information on packages** https://www.infineon.com/packages <sup>1)</sup> Dimensions in mm ## **Revision History** # 11 Revision History | Version | Date | Changes | |----------|------------|-------------------| | Rev.1.00 | 2024-10-16 | Datasheet release | # **Table of Contents** | 1 | Overview | . 1 | |-----------------|----------------------------------------------------------------------|-----| | 2 | Block Diagram | . 3 | | 3 | Pin Configuration | . 4 | | 3.1 | Pin Assignment | | | 3.2 | Pin Definitions and Functions | | | 3.3 | Voltage and Current Definition | . 5 | | 4 | General Product Characteristics | . 6 | | 4.1 | Absolute Maximum Ratings | | | 4.2 | Functional Range | | | 4.3 | Thermal Resistance | . 9 | | 4.3.1 | PCB Set-up | . 9 | | 4.3.2 | Thermal Impedance | 10 | | 5 | Power Stage | | | 5.1 | Output ON-State Resistance | | | 5.2 | Turn ON/OFF Characteristics with Resistive Load | | | 5.3 | Inductive Load | | | 5.3.1 | Output Clamping | | | 5.3.2 | Maximum Load Inductance | | | 5.4 | Inverse Current Capability | | | 5.5 | Electrical Characteristics Power Stage | | | 6 | Protection Functions | | | 5.1 | Loss of Ground Protection | | | 5.2 | Undervoltage Protection | | | 5.3 | Overvoltage Protection | | | 6.4 | Reverse Polarity Protection | | | 6.5<br>6.5.1 | Overload Protection | | | 5.5.1<br>6.5.2 | Adjustable Overcurrent Threshold | | | 5.5.2<br>5.6 | Electrical Characteristics for the Protection Functions | | | 7.0 | Diagnostic Functions | | | <i>r</i><br>7.1 | IS Pin | | | 7.2 | SENSE Signal in Different Operating Modes | | | 7.3 | SENSE Signal in the Nominal Current Range | | | 7.3.1 | SENSE Signal Variation as a Function of Temperature and Load Current | | | 7.3.2 | SENSE Signal Timing | | | 7.3.3 | SENSE Signal in Open Load | | | 7.3.3.1 | Open Load in ON Diagnostic | 31 | | 7.3.3.2 | Open Load in OFF Diagnostic | 31 | | 7.3.3.3 | Open Load Diagnostic Timing | 32 | | 7.3.4 | SENSE Signal with OUT in Short Circuit to $V_{\rm S}$ | 33 | | 7.3.5 | SENSE Signal in Case of Overload | | | 7.3.6 | SENSE Signal in Case of Inverse Current | | | 7.4 | Electrical Characteristics Diagnostic Function | 34 | | 8 | Logic Pins | 37 | | 3.1 | Input Circuitry | 37 | | 8.2 | DEN Pin | . 38 | |-----|---------------------------------|------| | 8.3 | OCT Pin | . 38 | | 8.4 | Electrical Characteristics | . 39 | | 9 | Application Information | . 40 | | 9.1 | Further Application Information | . 41 | | 10 | Package Outlines | . 42 | | 11 | Revision History | . 43 | | | Table of Contents | . 44 | ## Trademarks Edition 2024-10-16 Published by Infineon Technologies AG 81726 Munich, Germany © 2024 Infineon Technologies AG. All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com **Document reference** Z8F68624591 ## IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). ### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.